# PROJECT DESIGN REPORT

Designing a multi-cycle processor,

# IITB PROC

- Aryan Lall , 17D070053
- Vaidehi Patil , 170110012
- Ritij Saini , 17D070027
- Sonal Kumar , 17D070045

## **AIM**

The aim of this project is to use VHDL to implement a multi-cycle processor which is an 8-register, 16-bit computer system which uses point-to-point communication infrastructure (for e.g. A 16-bit very simple computer developed for the teaching purpose).

The IITB-Proc is general enough to solve complex problems. The architecture allows predicated instruction execution and multiple load and store execution. There are three machine-code instruction formats (R, I, and J type) and a total of 14 instructions.



## **OVERVIEW**

### • DESIGN

There are total 14 operations which we have to implement. From these 14 operations, 6 operations include addition and bitwise NAND operations. There are carry and zero registers flags whose value can be changed according to the operations. The system takes clock and reset state as input. Then we fetch instruction register from the memory for the corresponding instruction pointer. Then the operation code is extracted from the instruction register and corrosponding operation is performed which includes ADD, NAND, BEQ etc.

For performing basic operations we have an 16 bit-ALU and various control signals for reading and writing memory and register file . We first figured out the Finite state machine which performs the desired operations in particular order . The instruction pointer is updated at the end of every operation . For updating the registers we have a dedicated register file similarly for updating the memory we have a corresponding memory block .

We have three instruction registers R, J, I as shown below;-

#### RType Instruction format

| Opcode  | Register A | Register B | Register C | Unused   | Condition (CZ) |
|---------|------------|------------|------------|----------|----------------|
| (4 bit) | (RA)       | (RB)       | (RC)       | (1 bit)  | (2 bit)        |
| (4 510) | (3 bit)    | (3-bit)    | (3-bit)    | ( I Dit) | (2 510)        |
|         | ` '        |            |            |          |                |

#### I Type Instruction format

| Opcode  | Register A      | Register C      | Immediate       |
|---------|-----------------|-----------------|-----------------|
| (4 bit) | (RA)<br>(3 bit) | (RC)<br>(3-bit) | (6 bits signed) |

#### JType Instruction format

| Opcode  | Register A | Immediate                               |  |
|---------|------------|-----------------------------------------|--|
| (4 bit) | (RA)       | (9 bits signed)                         |  |
| ( ,     | (3 bit)    | , , , , , , , , , , , , , , , , , , , , |  |
|         |            |                                         |  |

#### • INSTRUCTION IMPLEMENTATION

Every instruction set can be implmented in clock cycles which can be described as follows:

#### • Instruction fetch (IF):

Send the program counter (PC) to memory and fetch the current instruction from memory. Update the PC to the next sequential PC by adding 1 to the PC.

#### • Instruction decode/register fetch (ID):

Decode the instruction and read the registers corresponding to register source specifiers from the register file. Do the equality test on the registers as they are read, for a possible branch. Sign-extend the offset field of the instruction in case it is needed. Compute the possible branch target address by adding the sign-extended offset to the incremented PC. In an aggressive implementation, which we explore later, the branch can be completed at the end of this stage, by storing the branch-target address into the PC, if the condition test yielded true. Decoding is done in parallel with reading registers, which is possible because the register specifiers are at a fixed location in the architecture. Because the immediate portion of an instruction is also located in an identical place, the sign-extended immediate is also calclated during this cycle in case it is needed.

#### • Execution/effective address cycle (EX):

The ALU operates on the operands prepared in the prior cycle, performing one of three functions depending on the instruction type.

- Memory reference: The ALU adds the base register and the offset to form the effective address.
- Register-Register ALU instruction: The ALU performs the operation specified by the ALU opcode on the values read from the register file.
- Register-Immediate ALU instruction: The ALU performs the operation specified by the ALU opcode on the first value read from the register file and the sign-extended immediate.

#### • Memory access (MEM):

If the instruction is a load, memory does a read using the effective address computed in the previous cycle. If it is a store, then the memory writes the data from the second register read from the register file using the effective address.

#### • Write-back cycle (WB):

Write the result into the register file, whether it comes from the memory system (for a load) or from the ALU (for an ALU instruction).







### **ADI**





### NDU, NDC, NDZ







P.T.O

















\*Please Rotate this page











\*Please Rotate this page



## **NETLIST VIEWER**



### **STATE DIAGRAM**

